Author :
Mitard, J. ; Witters, L. ; Bardon, M. Garcia ; Christie, P. ; Franco, J. ; Mercha, A. ; Magnone, P. ; Alioto, M. ; Crupi, F. ; Ragnarsson, L. -Å ; Hikavyy, A. ; Vincent, B. ; Chiarella, T. ; Loo, R. ; Tseng, J. ; Yamaguchi, S. ; Takeoka, S. ; Wang, W.E. ;
Abstract :
This work demonstrates the successful integration of 0.85nm-EOT Si0.45Ge0.55-pFETs using a gate first approach. An in-depth analysis, ranging from capacitor-level up to circuit-level is carried out, with systematic benchmarking to a conventional Si-channel reference. Outperforming the state-of-the-art Si0.55Ge0.45-pFETs, an ION of 630μA/μm at LG_POLY = 35nm with IOFF = 100nA/μm and VDD = -1V has been achieved without any epi-S/D boosters. Significant improvements at lower VDD have also been confirmed through complex circuit simulations and validated by experimental results.