DocumentCode :
2368919
Title :
ADOPT: an approach to activity based delay optimization
Author :
Arora, Gaurav ; Sharma, Abhishek ; Nagchoudhury, D. ; Balaknshnan, M.
Author_Institution :
Dept. of Elec. Engg. & Comp. Sci. & Eng., IIT, Delhi, India
fYear :
2005
fDate :
3-7 Jan. 2005
Firstpage :
411
Lastpage :
416
Abstract :
The direct result of shrinking devices is not only higher densities but also increased switching activity and thus higher device temperatures. The variation in temperature over the chip area can no longer be ignored during design. This paper presents a novel technique where selective replacement of gates at the intersection of hotspots and critical path is carried out. This can result in area gain for a specific performance constraint or performance gain for a specific area constraint. The technique has been formulated, implemented using a proposed flow based on our own converters integrated with commercial tools and tested. The results show more than 10% area reduction over the designs using the current practice of worst-case temperature implementations.
Keywords :
circuit optimisation; delays; logic design; thermal management (packaging); ADOPT; activity based delay optimization; chip area; critical path; device temperatures; gate selective replacement; hotspot intersection; shrinking devices; switching activity; Circuit testing; Delay estimation; Digital circuits; Electron mobility; Integrated circuit interconnections; Manufacturing; Performance gain; Power dissipation; Power system modeling; Temperature dependence;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2264-5
Type :
conf
DOI :
10.1109/ICVD.2005.43
Filename :
1383310
Link To Document :
بازگشت