• DocumentCode
    236979
  • Title

    DC blocking capacitor design and optimization for high speed signalling

  • Author

    Weifeng Shu ; Chunfei Ye ; Dan Liu ; Xiaoning Ye ; Lopez, Enrique ; Xinjun Zhang

  • Author_Institution
    CPD, Intel Asia-Pacific R&D Ltd., Shanghai, China
  • fYear
    2014
  • fDate
    4-8 Aug. 2014
  • Firstpage
    679
  • Lastpage
    685
  • Abstract
    A full wave modelling approach based on authors´ previous work is improved to model DC blocking capacitor. By correlating to the measurement data, it is shown that the modelling approach is accurate. A methodology of developing equivalent capacitor model for signal integrity simulation is proposed to improve simulation efficiency. In order to mitigate the impact from DC blocking capacitor, voiding is studied to find optimal voiding scheme. Full link PCIE Gen 3 simulations is performed as an example to demonstrate design optimization for AC coupling high-speed links and some rules of thumb are derived based on the study.
  • Keywords
    capacitors; correlation methods; optimisation; AC coupling high-speed link; DC blocking capacitor design; equivalent capacitor model; full link PCIE Gen 3 simulation; full wave modelling approach; high speed signal integrity simulation; measurement data correlation; optimal voiding scheme; optimization; Capacitors; Fitting; Frequency-domain analysis; Integrated circuit modeling; RLC circuits; Scattering parameters; Silicon;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electromagnetic Compatibility (EMC), 2014 IEEE International Symposium on
  • Conference_Location
    Raleigh, NC
  • Print_ISBN
    978-1-4799-5544-2
  • Type

    conf

  • DOI
    10.1109/ISEMC.2014.6899055
  • Filename
    6899055