Title :
On-line synthesis for partially reconfigurable FPGAs
Author :
Huang, Renqiu ; Vemuri, Ranga
Author_Institution :
Cincinnati Univ., OH, USA
Abstract :
An important application of dynamically and partially reconfigurable computing platforms is in dynamic task allocation and execution. On-line synthesis, on-line placement and on-line routing are the three essential steps in implementing an incoming task on the FPGA during run-time. Whereas there has been some research in on-line placement, on-line synthesis received relatively little attention. We present what is believed to be the first on-line synthesis methodology for partially reconfigurable FPGAs. In on-line synthesis, time for synthesis should be kept low while ensuring the placeability of the synthesized design on the FPGA in the available empty area and meeting the performance requirements. We ensure placeability by considering and maintaining the available area on the FPGA surface as a collection of maximal empty rectangles. The proposed synthesizer allocates the FPGA resources adoptively and is incremental in nature. The algorithm is designed to be linear in terms of the number of operations to ensure its on-line usage. Our experimental results demonstrate the advantages of the proposed approach.
Keywords :
field programmable gate arrays; integrated circuit layout; network synthesis; reconfigurable architectures; resource allocation; scheduling; dynamic task allocation; field programmable gate array; on-line placement; on-line routing; on-line synthesis; partially reconfigurable FPGA; reconfigurable computing platforms; task execution; Algorithm design and analysis; Field programmable gate arrays; High level synthesis; Mobile computing; Operating systems; Resource management; Routing; Runtime; Scheduling; Synthesizers;
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
Print_ISBN :
0-7695-2264-5
DOI :
10.1109/ICVD.2005.131