DocumentCode :
2370129
Title :
Off-line testing of asynchronous circuits
Author :
Koppad, D. ; Bystrov, A. ; Yakovlev, A.
Author_Institution :
Newcastle upon Tyne Univ., UK
fYear :
2005
fDate :
3-7 Jan. 2005
Firstpage :
730
Lastpage :
735
Abstract :
A new technique to test asynchronous circuits obtained by direct mapping technique from I-safe Petri nets is proposed. Low-level physical faults in the cells implementing Petri net places are analysed and mapped into high-level specification, a Petri net. A "pseudo clock" is used to handle hazards and activate faults which exhibit themselves only under particular arrangements. Asynchronous circuit obtained by direct mapping technique can be made 100% testable for stuck-at-faults by implementing testability features. An algorithm to insert testability features and generate test sequences is presented using a benchmark.
Keywords :
Petri nets; asynchronous circuits; circuit testing; fault diagnosis; I-safe Petri nets; asynchronous circuits; circuit testing; direct mapping; fault activation; hazard handling; high-level specification; offline testing; physical faults; pseudo clock; stuck-at-faults; test sequences; testability feature; Asynchronous circuits; Benchmark testing; Circuit faults; Circuit testing; Clocks; Delay; Design methodology; Electromagnetic compatibility; Hazards; Petri nets;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2264-5
Type :
conf
DOI :
10.1109/ICVD.2005.126
Filename :
1383361
Link To Document :
بازگشت