DocumentCode :
2370175
Title :
Fault-tolerant logic gates using neuromorphic CMOS Circuits
Author :
Joye, Neil ; Schmid, Alexandre ; Leblebici, Yusuf ; Asai, Tetsuya ; Amemiya, Yoshihito
Author_Institution :
Swiss Fed. Inst. of Technol., Lausanne
fYear :
2007
fDate :
2-5 July 2007
Firstpage :
249
Lastpage :
252
Abstract :
Fault-tolerant design methods for VLSI circuits, which have traditionally been addressed at system level, will not be adequate for future very-deep submicron CMOS devices where serious degradation of reliability is expected. Therefore, a new design approach has been considered at low level of abstraction in order to implement robustness and fault-tolerance into these devices. Moreover, fault tolerant properties of multi-layer feed-forward artificial neural networks have been demonstrated. Thus, we have implemented this concept at circuit-level, using spiking neurons. Using this approach, the NOT, NAND and NOR Boolean gates have been developed in the AMS 0.35 mum CMOS technology. A very straightforward mapping between the value of a neural weight and one physical parameter of the circuit has also been achieved. Furthermore, the logic gates have been simulated using SPICE corners analysis which emulates manufacturing variations which may cause circuit faults. Using this approach, it can be shown that fault-absorbing neural networks that operate as the desired function can be built.
Keywords :
CMOS logic circuits; SPICE; VLSI; fault tolerance; feedforward neural nets; integrated circuit design; integrated circuit reliability; logic gates; Boolean gates; CMOS technology; NAND gates; NOR gates; NOT gates; SPICE corners analysis; VLSI circuits; circuit faults; fault-tolerant logic gates; multilayer feed-forward artificial neural networks; neuromorphic CMOS circuits; reliability degradation; size 0.35 mum; spiking neurons; very-deep submicron CMOS devices; CMOS logic circuits; CMOS technology; Circuit faults; Design methodology; Fault tolerance; Fault tolerant systems; Logic devices; Logic gates; Neuromorphics; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics Conference, 2007. PRIME 2007. Ph.D.
Conference_Location :
Bordeaux
Print_ISBN :
978-1-4244-1000-2
Electronic_ISBN :
978-1-4244-1001-9
Type :
conf
DOI :
10.1109/RME.2007.4401859
Filename :
4401859
Link To Document :
بازگشت