Title :
Application of alpha power law models to PLL design methodology
Author :
Suresh, B. ; Visvanathan, V. ; Krishnan, R.S. ; Jamadagni, H.S.
Author_Institution :
ASIC Product Dev., Texas Instrum. Inc., Bangalore, India
Abstract :
Designing, verifying and characterizing PLLs across process, voltage and temperature (PVT) variations takes large amounts of time, often resulting in empirical design approaches. Behavioral modeling of PLLs has been presented in literature and is also supported to varying degrees by EDA tools. However these approaches are either too simplistic or wanting in their ability to explore the PVT space. We present a behavioral model approach for phase locked loops using alpha power law behavioral models, which quickly allow the designer to examine design tradeoffs during early development phase. Self biased PLLs were used as a vehicle in this work. Behavioral models for each of the PLL sub blocks were developed using analog description language. The proposed approach provides a speed-up of more than 75× with respect to SPICE with less than 10% error on a PLL in a 130 nm CMOS process at 900 MHz.
Keywords :
hardware description languages; phase locked loops; semiconductor device models; 130 nm; 900 MHz; CMOS process; SPICE; alpha power law model; analog description language; behavioral model; design tradeoffs; phase locked loops; self biased PLL; CMOS process; Design methodology; Electronic design automation and methodology; Phase locked loops; SPICE; Semiconductor device modeling; Space exploration; Temperature; Vehicles; Voltage;
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
Print_ISBN :
0-7695-2264-5
DOI :
10.1109/ICVD.2005.54