DocumentCode
237032
Title
Power integrity analysis for core timing models
Author
Dan Oh ; Yujeong Shim
Author_Institution
Altera Corp., San Jose, CA, USA
fYear
2014
fDate
4-8 Aug. 2014
Firstpage
833
Lastpage
838
Abstract
An improved framework of power integrity analysis for core logic timing analysis is presented in this paper. Due to ever increasing power consumption of core digital blocks, jitter due to supply noise contributes a significant timing error, and on-chip logic timing analysis requires accurate modeling of supply noise induced jitter. Jitter information provides additional information to define precise power distribution network (PDN) requirements. The formulation to predict the jitter due to core noise is first presented in this paper followed by the modeling flow that can conveniently be incorporated into existing static timing analysis (STA) analysis. The presented method accounts for potential jitter tracking or anti-tracking between data and clock paths and any AC noise behavior. It covers a general topology including unbalanced clock trees, multi-cycle data paths, and multiple-power domains.
Keywords
power aware computing; system-on-chip; AC noise behavior; PDN requirements; STA; core logic timing analysis; jitter information; jitter tracking; on-chip logic timing analysis; power consumption; power distribution network; power integrity analysis; static timing analysis; supply noise induced jitter; Clocks; Delays; Jitter; Noise; Sensitivity; System-on-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Electromagnetic Compatibility (EMC), 2014 IEEE International Symposium on
Conference_Location
Raleigh, NC
Print_ISBN
978-1-4799-5544-2
Type
conf
DOI
10.1109/ISEMC.2014.6899083
Filename
6899083
Link To Document