DocumentCode :
2370458
Title :
Bounds on the VLSI layout complexity of homogeneous product networks
Author :
Fernández, Antonio ; Efe, Kemal
Author_Institution :
Center for Adv. Comput. Studies, Southwestern Louisiana Univ., Lafayette, LA, USA
fYear :
1994
fDate :
14-16 Dec 1994
Firstpage :
41
Lastpage :
48
Abstract :
In this paper we obtain bounds on the area and wire length required by VLSI layouts of homogeneous product networks with any number of dimensions. The lower bounds are obtained by computing lower bounds on the bisection width and the crossing number. The upper bounds are derived by using traditional frameworks like separators and bifurcators, as well as a new method based on combining collinear layouts. This last method has led to the best area and wire lengths for most of the homogeneous product networks we considered
Keywords :
VLSI; circuit layout; computational complexity; graph theory; multiprocessor interconnection networks; VLSI layout complexity; VLSI layouts; bifurcators; connected graph; graphs; homogeneous product networks; interconnection networks; separators; Art; Computer networks; Delay; Electronic mail; Fabrication; Hypercubes; Particle separators; Upper bound; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms and Networks, 1994. (ISPAN), International Symposium on
Conference_Location :
Kanazawa
Print_ISBN :
0-8186-6507-6
Type :
conf
DOI :
10.1109/ISPAN.1994.367166
Filename :
367166
Link To Document :
بازگشت