Title :
A partial scan algorithm based on reduced scan shift
Author :
Higami, Yoshinobu ; Kajihara, Seiji ; Kinoshita, Kozo
Author_Institution :
Dept. of Appl. Phys., Osaka Univ., Japan
Abstract :
This paper presents a partial scan algorithm, called PARES (Partial scan Algorithm based on REduced Scan shift), which designs partial scan circuits and generates short test sequences. PARES is based on the reduced scan shift, in which flip flops (FFs) required to be controlled and observed are determined for each test vector in order to reduce scan shift operations. PARES selects FFs which are more frequently required to be controlled or observed as a scanned FF. Short test sequence can be obtained by reducing scan shift operations. Since fault coverage may be not possibly high because of unscanned FFs, techniques to increase fault coverage are also proposed. The order of test vectors are determined such that the values of unscanned FFs after applying a test vector is equivalent to next applied test vector. Moreover, appropriate values are assigned to primary inputs in scan shift operations in order to detect more faults. Finally experimental results for ISCAS´89 benchmark circuits are given
Keywords :
boundary scan testing; design for testability; fault diagnosis; flip-flops; logic testing; performance evaluation; sequential circuits; C language; ISCAS´89 benchmark circuits; PARES; fault coverage; flip flops; initialisation; partial scan algorithm; reduced scan shift; scan shift operations; sequential circuits; short test sequence; test vector; Algorithm design and analysis; Benchmark testing; Circuit faults; Circuit testing; Controllability; Design engineering; Observability; Physics; Sequential analysis; Sequential circuits;
Conference_Titel :
Test Symposium, 1994., Proceedings of the Third Asian
Conference_Location :
Nara
Print_ISBN :
0-8186-6690-0
DOI :
10.1109/ATS.1994.367209