DocumentCode :
23720
Title :
Insight Into a Generic Interconnect Resource Model for Xilinx Virtex and Spartan Series FPGAs
Author :
Aiwu Ruan ; Junhao Yang ; Li Wan ; Bairui Jie ; Zhiqiang Tian
Author_Institution :
State Key Lab. of Electron. Thin Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Volume :
60
Issue :
11
fYear :
2013
fDate :
Nov. 2013
Firstpage :
801
Lastpage :
805
Abstract :
With increasing scale of field-programmable gate arrays (FPGAs), the architecture of interconnect resources (IRs) in FPGAs is becoming more and more complicated. FPGAs become more vulnerable to defects during manufacturing or lifetime operation. IR testing plays an important role to guarantee correct functionality of FPGAs. This brief provides insight into a generic IR model that we developed. This IR model is a directed and weighted graph and can exhibit connection relationships among wire segments in FPGAs. Based on the generic IR model, a routing algorithm to automatically derive the minimal or near-minimal set of test configurations for IRs of Virtex and Spartan series FPGAs is also proposed. The generic IR model and associated routing algorithm are verified in Virtex, Virtex-II, Virtex-4, Virtex-5, Virtex-6, 7 Series, and Spartan series FPGAs, respectively. The experimental results demonstrate that the proposed IR model with the accompanying routing algorithm is applicable to these FPGAs with IR full coverage achieved.
Keywords :
directed graphs; field programmable gate arrays; integrated circuit interconnections; integrated circuit testing; network routing; 7 Series FPGA; IR testing; Spartan Series FPGA; Virtex-4 FPGA; Virtex-5 FPGA; Virtex-6 FPGA; Virtex-II FPGA; Xilinx Virtex FPGA; directed graph; generic interconnect resource model; minimal set; near-minimal set; routing algorithm; test configurations; weighted graph; Color; Field programmable gate arrays; Integrated circuit interconnections; Routing; Testing; Wires; Field-programmable gate array (FPGA); interconnect resource (IR); programmable interconnect point (PIP); switch matrix (SM); wire segment;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2013.2278129
Filename :
6607212
Link To Document :
بازگشت