DocumentCode
2374141
Title
High-level BIST synthesis for delay testing
Author
Li, Xiaowei ; Cheung, Paul Y S
Author_Institution
Dept. of Electr. & Electron. Eng., Hong Kong Univ., Hong Kong
fYear
1998
fDate
2-4 Nov 1998
Firstpage
318
Lastpage
323
Abstract
As delay testing using an external tester requires expensive test equipment, BIST is an alternative technique that can significantly reduce the test cost. A prime concern in using BIST is the area overhead due to the modifications of normal registers to be test registers. This paper presents a BIST TPG scheme for the detection of delay faults. This scheme produces single-input change test-pair sequence which guarantees the detection of all testable path delay faults. In order to implement the proposed BIST scheme effectively, this paper exploits high-level synthesis process, and presents a data path allocation approach, which results in a minimum area BIST solution. The proposed BIST scheme and the register assignment approach were applied to academic benchmarks
Keywords
built-in self test; delays; fault diagnosis; high level synthesis; integrated circuit testing; logic testing; area overhead; data path allocation approach; delay faults; delay testing; high-level BIST synthesis; minimum area BIST solution; register assignment approach; single-input change test-pair sequence; test cost; Built-in self-test; Circuit faults; Circuit testing; Clocks; Delay; Robustness; Silicon carbide; Strontium; Subspace constraints; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Defect and Fault Tolerance in VLSI Systems, 1998. Proceedings., 1998 IEEE International Symposium on
Conference_Location
Austin, TX
ISSN
1550-5774
Print_ISBN
0-8186-8832-7
Type
conf
DOI
10.1109/DFTVS.1998.732181
Filename
732181
Link To Document