Title :
A test chip design for detecting thin film cracking in integrated circuits
Author :
Gee, S.A. ; Johnson, M.R. ; Chen, K.L.
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
Abstract :
A reliability problem associated with integrated circuit assembly in molded plastic packages involves cracking in the deposited thin film layers on the top silicon surface. During thermal cycle testing, thermo-mechanical stresses resulting from differences in expansion coefficient can cause large relative displacements at the silicon/mold compound interface. This paper reports on a test chip design involving a matrix of crossing metal traces. This test chip has been designed to be sensitive to electrical leakage problems associated with thin film cracking. Two important quantities are measured. The first is electrical failure rate - which is determined as a function of metal width and proximity to the corners and edges of the die. The second is the extent over which cracking in the thin film layers progresses into the interior of the die. When overlaid on simple linear elastic finite elements models of stress, this locus of failure tends to follow lines of constant shear stress. This allows the assignment of a nominal stress value, critical in the collapse of microscopic thin film structures
Keywords :
crack detection; failure analysis; finite element analysis; integrated circuit design; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; leakage currents; plastic packaging; thermal stress cracking; constant shear stress lines; crossing metal traces; electrical failure rate; electrical leakage problems; expansion coefficient; integrated circuit assembly; interlayer dielectric; linear elastic finite elements models; locus of failure; microscopic thin film structure collapse; molded plastic packages; nominal stress value; reliability; silicon die; silicon/mold compound interface; test chip design; thermal cycle testing; thermomechanical stresses; thin film cracking detection; Assembly; Chip scale packaging; Circuit testing; Integrated circuit reliability; Plastic films; Plastic integrated circuit packaging; Silicon; Thermal stresses; Thin film circuits; Transistors;
Conference_Titel :
Electronic Components and Technology Conference, 1994. Proceedings., 44th
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-0914-6
DOI :
10.1109/ECTC.1994.367499