DocumentCode :
23761
Title :
Improving Breakdown Voltage of LDMOS Using a Novel Cost Effective Design
Author :
Ming-Hung Han ; Hung-Bin Chen ; Chia-Jung Chang ; Chi-Chong Tsai ; Chun-Yen Chang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
26
Issue :
2
fYear :
2013
fDate :
May-13
Firstpage :
248
Lastpage :
252
Abstract :
A reduced surface field (RESURF) laterally diffused metal oxide semiconductor (LDMOS) device with the concept of charge compensation using p-implant layer (PIL) without additional process step is proposed in standard 0.18-μm technology. By simply using the p-type drift drain (PDD) implantation of p-type LDMOS into n-type LDMOS, breakdown voltage (VBD) is substantially improved. For a thorough study of device phenomena, hydrodynamic transport simulations are first performed to analyze the electric field distributions at high voltage bias in order to explain increases in breakdown voltage and predict its optimal design parameter. Then fabrication of the devices is performed and shows that the breakdown voltages increase significantly. The measurement results show a 12% improvement in VBD and a 5% improvement in figure of merit (FOM). Throughout the fabrication process, the enlarged breakdown voltage obtained by the PIL without additional process and device area show the potential of cost effective. Because such devices have good off-state breakdown voltage and specific on-resistance, they are very competitive with similar technologies and promising system-on-chip (SOC) applications.
Keywords :
MIS devices; electric breakdown; system-on-chip; FOM; PDD implantation; PIL; RESURF LDMOS device; SOC applications; charge compensation; electric field distributions; fabrication process; figure of merit; hydrodynamic transport simulations; n-type LDMOS breakdown voltage; p-implant layer; p-type LDMOS breakdown voltage; p-type drift drain implantation; reduced surface field laterally diffused metal oxide semiconductor device; size 0.18 mum; system-on-chip applications; Breakdown voltage; RESURF; implantation; lDMOS;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2013.2258359
Filename :
6502737
Link To Document :
بازگشت