DocumentCode :
237680
Title :
Comparative study of CMOS- and FinFET-based 10T SRAM cell in subthreshold regime
Author :
Pal, Shovon ; Bhattacharya, Avik ; Islam, Aminul
Author_Institution :
Birla Inst. of Technol., Electron. & Commun. Eng., Ranchi, India
fYear :
2014
fDate :
8-10 May 2014
Firstpage :
507
Lastpage :
511
Abstract :
This article presents a variability resilient FinFET based 10T SRAM cell. Critical design metrics of SRAM cells are estimated at subthreshold region and compared with that of conventional MOSFET based 10T SRAM cell. The FinFET based SRAM cell offers 2.33× and 1.29× improvements in Read Access Time (TRA) and Write Access Time (TWA) respectively. The proposed bitcell also offers 7.06× and 1.54× improvements in TRA and TWA variability respectively compared to its MOSFET counterpart. Moreover, our bitcell exhibits 20% higher read static noise margin (RSNM) at a cost of 5% reduction in write static noise margin @ 400 mV.
Keywords :
CMOS digital integrated circuits; MOSFET circuits; SRAM chips; integrated circuit design; integrated circuit noise; CMOS; FinFET; MOSFET; RSNM; SRAM cell; TRA; TWA; bitcell; read access time; read static noise margin; voltage 400 mV; write access time; write static noise margin; CMOS integrated circuits; FinFETs; Noise; SRAM cells; Semiconductor device modeling; CMOS; FinFET; Read Delay; Read SNM; Write Delay; Write SNM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Control and Computing Technologies (ICACCCT), 2014 International Conference on
Conference_Location :
Ramanathapuram
Print_ISBN :
978-1-4799-3913-8
Type :
conf
DOI :
10.1109/ICACCCT.2014.7019137
Filename :
7019137
Link To Document :
بازگشت