Title :
Dual Mode Logic Carry Look ahead Adder
Author :
Chaitanya kumar, M.V.S. ; Selva kumar, J.
Author_Institution :
SRM Univ., Kattankulathur, India
Abstract :
Carry Look-ahead Adder (CLA) is implemented by using Dual Mode Logic (DML) topologies. DML logic switches between the static and dynamic mode of operations. In dynamic mode achieves higher performance with increase in power consumption and in static mode, DML logic achieves low power dissipation albeit with reduced performance. This feature allowed implementing CLA by selection of carry path based on input vectors. A 4-bit CLA was designed in 45nm TSMC technology using Cadence Virtuoso Design. Simulation results showed gain in speed albeit with increase in power and area when compared to the conventional CMOS logic.
Keywords :
CMOS logic circuits; adders; carry logic; logic design; CLA; CMOS logic; DML logic switches; DML topologies; TSMC technology; cadence virtuoso design; carry look ahead adder; carry path; dual mode logic; low power dissipation; power consumption; size 45 nm; static mode; Adders; CMOS integrated circuits; Logic gates; Standards; Topology; CMOS; Carry Look Ahead adder; Dual Mode Logic;
Conference_Titel :
Advanced Communication Control and Computing Technologies (ICACCCT), 2014 International Conference on
Conference_Location :
Ramanathapuram
Print_ISBN :
978-1-4799-3913-8
DOI :
10.1109/ICACCCT.2014.7019143