Title :
Testing cross-talk induced delay faults in static CMOS circuit through dynamic timing analysis
Author :
Paul, Bipul C. ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
In deep submicron (DSM) circuits the critical path obtained from static timing analysis may often be incorrect due to the significant effect of crosstalk. In this paper we present a new algorithm based on timed automatic test pattern generation (ATPG) to generate a list of critical paths of a circuit and the corresponding input vectors to sensitize these paths under cross-talk. The algorithm based on modified PODEM handles multiple aggressors to a victim node and properly activates the aggressors to obtain maximum coupling to the victim. Several circuits were tested using this algorithm and results were verified by HSPICE simulation.
Keywords :
CMOS logic circuits; SPICE; VLSI; automatic test pattern generation; circuit simulation; critical path analysis; crosstalk; delays; logic simulation; timing; ATPG; HSPICE simulation; PODEM; VLSI; coupling noise; critical path; critical paths; crosstalk induced delay faults; deep submicron circuits; digital design; dynamic timing analysis; input vectors; multiple aggressors; static CMOS circuit; timed automatic test pattern generation; Automatic test pattern generation; Circuit faults; Circuit noise; Circuit simulation; Circuit testing; Coupling circuits; Crosstalk; Delay; Test pattern generators; Timing;
Conference_Titel :
Test Conference, 2002. Proceedings. International
Print_ISBN :
0-7803-7542-4
DOI :
10.1109/TEST.2002.1041782