DocumentCode :
2377359
Title :
Analysis of delay test effectiveness with a multiple-clock scheme
Author :
Liou, Jing-Jia ; Wang, Li.-C. ; Cheng, Kwang-Ting ; Dworak, Jennifer ; Mercer, M. Ray ; Kapur, Rohit ; Williams, Thomas W.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
fYear :
2002
fDate :
2002
Firstpage :
407
Lastpage :
416
Abstract :
In conventional delay testing, two types of tests, transition tests and path delay tests, are often considered. The test clock frequency is usually set to a single pre-determined parameter equal to the system clock. This paper discusses the potential of enhancing test effectiveness by using multiple test sets with multiple clock frequencies. The two intuitions motivating our analysis are 1) multiple test sets can deliver higher test quality than a single test set, and 2) for a given set of AC delay patterns, a carefully-selected, tighter clock would result in higher effectiveness to screen out potentially defective chips. Hence, by using multiple test sets, the overall quality of AC delay test can be enhanced, and by using multiple-clock schemes the cost of adding the additional pattern sets can be minimized. In this paper, we analyze the feasibility of this new delay test methodology with respect to different combinations of pattern sets and to different circuit characteristics. We discuss the pros and cons of multiple-clock schemes through analysis and experiments using a statistical delay evaluation and delay defect-injected framework.
Keywords :
VLSI; automatic test pattern generation; delays; integrated circuit testing; logic testing; timing; AC delay patterns; critical path test patterns; delay defect-injected framework; delay test effectiveness; delay test methodology; multiple clock frequencies; multiple test sets; multiple-clock scheme; path delay tests; pattern sets; statistical delay evaluation; test clock frequency; transition fault patterns; transition tests; Circuit faults; Circuit optimization; Circuit testing; Clocks; Costs; Delay effects; Delay estimation; Pattern analysis; Robustness; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2002. Proceedings. International
ISSN :
1089-3539
Print_ISBN :
0-7803-7542-4
Type :
conf
DOI :
10.1109/TEST.2002.1041786
Filename :
1041786
Link To Document :
بازگشت