DocumentCode :
2377574
Title :
A method of designing a group of bumps for C4 packages to maximize the number of bumps and minimize the number of package layers
Author :
Gasparini, Nicole M. ; Bhattacharyya, Bidyut K.
Author_Institution :
Assembly Technol. Dev., Intel Corp., Chandler, AZ, USA
fYear :
1994
fDate :
1-4 May 1994
Firstpage :
695
Lastpage :
699
Abstract :
In this paper we are going to show a method of defining a group of C4 bumps that can be placed in a repeated manner on silicon die. It is also shown that for a given package design guideline all these bumps can be routed in a given package layer. This method also allows one to route a maximum number of C4 bumps for a given number of package layers. These groups of bumps can be placed along the die edge, along the diagonals of the die, or both. This method is also verified by extensive experimental drawings on various die sizes, as well as for various package design guidelines. It is shown that this method takes the minimum distance from the die edge for the placement of the maximum number of bumps for a given package routing layer. If the numbers of I/Os are reasonable compared to the die size, then this design methodology can help one design a set of bond pads in the die that can be utilized both for C4 and for wire bond technology
Keywords :
flip-chip devices; integrated circuit packaging; lead bonding; network routing; plastic packaging; C4 packages; bond pads; bumps; controlled collapse chip connections; design methodology; die edge; flip chip methods; package design guideline; package layers; package routing layer; silicon die; wire bond technology; Assembly; Bonding; Ceramics; Design methodology; Guidelines; Packaging; Plastics; Routing; Signal design; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 1994. Proceedings., 44th
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-0914-6
Type :
conf
DOI :
10.1109/ECTC.1994.367595
Filename :
367595
Link To Document :
بازگشت