DocumentCode :
2377838
Title :
Core-based scan architecture for silicon debug
Author :
Vermeulen, Bart ; Waayers, Tom ; Goel, Sandeep Kumar
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fYear :
2002
fDate :
2002
Firstpage :
638
Lastpage :
647
Abstract :
In this paper, we present a core-based scan architecture for silicon debug, which is currently being standardized within Philips. The reasons behind the core-based debug architecture, together with implementation details, are described. The choices that were made during its development are explained using the experiences gained from two large Philips system chips that each utilize core-based design and test, and scan-based silicon debug. The results of an area-cost evaluation of the presented architecture for these two large system chips are also presented.
Keywords :
VLSI; automatic testing; boundary scan testing; integrated circuit testing; logic testing; standardisation; system-on-chip; Philips system chips; area-cost evaluation; core-based debug architecture; core-based design; core-based scan architecture; core-based test; scan-based debug; silicon debug; Chip scale packaging; Circuit testing; Computational efficiency; Design methodology; Integrated circuit modeling; Laboratories; Manufacturing; Silicon; System testing; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2002. Proceedings. International
ISSN :
1089-3539
Print_ISBN :
0-7803-7542-4
Type :
conf
DOI :
10.1109/TEST.2002.1041815
Filename :
1041815
Link To Document :
بازگشت