DocumentCode :
2378986
Title :
Accelerating search and recognition with a TCAM functional unit
Author :
Hashmi, Atif ; Lipasti, Mikko
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Wisconsin - Madison, Madison, WI
fYear :
2008
fDate :
12-15 Oct. 2008
Firstpage :
81
Lastpage :
86
Abstract :
World data is increasing rapidly, doubling almost every three years[1][2]. To comprehend and use this data effectively, search and recognition (SR) applications will demand more computational power in the future. The inherent speedups that these applications get due to frequency scaling will no longer exist as processor vendors move away from frequency scaling and towards multi-core architectures. Thus, modifications to both the structure of SR applications and current processor architectures are required to meet the computational needs of these workloads. This paper describes a novel hardware acceleration scheme to improve the performance of SR applications. The hardware accelerator relies on Ternary Content-Addressable Memory and some straightforward ISA extensions to deliver a promising speedup of 3.0-4.0 for SR workloads like Template Matching, BLAST, and multi-threaded applications using Software Transactional Memory (STM).
Keywords :
content-addressable storage; BLAST; TCAM functional unit; frequency scaling; hardware acceleration scheme; multicore architectures; multithreaded applications; processor architectures; search and recognition; software transactional memory; template matching; ternary content-addressable memory; Accelerated aging; Acceleration; Application software; Computer architecture; Databases; Frequency; Hardware; Impedance matching; Strontium; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2008. ICCD 2008. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-2657-7
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2008.4751844
Filename :
4751844
Link To Document :
بازگشت