Title :
SynECO: Incremental technology mapping with constrained placement and fast detail routing for predictable timing improvement
Author :
Kumar, Anuj ; Wu, Tai-Hsuan ; Davoodi, Azadeh
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Wisconsin, Madison, WI
Abstract :
We present SynECO, a framework to achieve predictable timing improvement via incremental resynthesis and replacement. We target timing-critical paths postplacement and resynthesize and replace promising gates. We show since the wire delays are the non-negligible contributors to a critical-path delay, it is crucial to accurately estimate them to make a predictable synthesis modification. For this purpose, we incorporate an accurate timing analysis tool which uses fast detail routing for wire delay estimation. This allows generating timing estimates that correlate much better with post-routing values compared to Steiner-tree-based estimate of wiring tree and using D2M delay model. Detail routing information allows incorporation of factors such as crosstalk, metal layer assignment and via delays which are crucial for accurate analysis. For fast synthesis, we constrain our logical modifications to be from the physical neighborhood of target gates on the critical paths. Our synthesis framework is completely integrated with the Cadence Encounter tools for physical design.
Keywords :
VLSI; integrated circuit design; logic gates; network routing; wires (electric); constrained placement; critical-path delay; fast detail routing; incremental technology mapping; predictable synthesis modification; predictable timing improvement; wire delay estimation; wiring tree; Circuit synthesis; Crosstalk; Delay estimation; Information analysis; Logic design; Neodymium; Routing; Timing; Wire; Wiring;
Conference_Titel :
Computer Design, 2008. ICCD 2008. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
Print_ISBN :
978-1-4244-2657-7
Electronic_ISBN :
1063-6404
DOI :
10.1109/ICCD.2008.4751915