Title :
Simulation of hybrid computer architectures: simulators, methodologies and recommendations
Author :
Pranav ; Lee, Jaehwan John
Author_Institution :
Department of Electrical and Computer Engineering, Purdue School of Engineering and Technology, Indiana University-Purdue University Indianapolis, USA
Abstract :
In the future, high performance computing systems may consist of multiple multicore processors and reconfigurable logic coprocessors. Industry trends indicate that such coprocessors will be socket compatible to microprocessors and will be integrated on existing multiprocessor motherboards without any glue logic. Due to these trends, it is likely that such hybrid computing machines will be a breakthrough for various High Performance Computing (HPC) applications. It is essential to investigate the computer architecture of such hybrid computing machines that utilize reconfigurable logic coprocessors as application accelerators in a HPC system. Simulation can be used to aid this architectural research and guide design space exploration. In this paper, we first present a representative architecture for future hybrid computing machines. Next we present a survey of existing simulators and simulation methodologies for simulation of components of hybrid computing systems. FInally, we present some of the challenges and recommendations to encourage research in hybrid computing machines and their simulators.
Keywords :
Application software; Computational modeling; Computer architecture; Computer simulation; Coprocessors; High performance computing; Microprocessors; Multicore processing; Reconfigurable logic; Sockets; Simulation; modeling of hybrid computer architectures; simulation of FPGAs; simulation of multiprocessor systems;
Conference_Titel :
Very Large Scale Integration, 2007. VLSI - SoC 2007. IFIP International Conference on
Conference_Location :
Atlanta, GA, USA
Print_ISBN :
978-1-4244-1710-0
Electronic_ISBN :
978-1-4244-1710-0
DOI :
10.1109/VLSISOC.2007.4402490