DocumentCode :
2380397
Title :
Dynamic gates with hysteresis and configurable noise tolerance
Author :
Santhanam, Krishna ; Stevens, Kenneth S.
Author_Institution :
Electrical and Computer Engineering, University of Utah, USA
fYear :
2007
fDate :
15-17 Oct. 2007
Firstpage :
184
Lastpage :
189
Abstract :
Dynamic logic can provide significant performance and power benefit compared to implementations using static gates. Unfortunately dynamic gates have traditionally suffered from low noise margins, which limits their reliability. A new logic family, called complementary dynamic logic (CDL), is presented. CDL replaces the standard keeper logic with a dual dynamic keeper gate that is applicable to all dynamic gate structures. CDL provides dynamic gates with two novel characteristics: hysteresis and arbitrarily configurable noise margins. However, these two benefits come at the cost of reducing the gain and increasing the energy of the dynamic gate. This paper compares the noise, energy, performance, gain, and total transistor width trade- offs of CDL and three other logic families applied to a 65nm cell library consisting of 23 functions. The results show that the performance advantages of dynamic domino gates can be maintained while providing significantly enhanced noise margins using CDL structures.
Keywords :
Circuit noise; Costs; Delay effects; Hysteresis; Inverters; Libraries; Logic design; Performance gain; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2007. VLSI - SoC 2007. IFIP International Conference on
Conference_Location :
Atlanta, GA, USA
Print_ISBN :
978-1-4244-1710-0
Electronic_ISBN :
978-1-4244-1710-0
Type :
conf
DOI :
10.1109/VLSISOC.2007.4402495
Filename :
4402495
Link To Document :
بازگشت