DocumentCode :
2380420
Title :
A low-power deblocking filter architecture for H.264 advanced video coding
Author :
Kim, Jaemoon ; Na, Sangkown ; Kyung, Chong-Min
Author_Institution :
Department of EELS, KAIST 373-1, Yuseong-gu, Guseong-dong Daejeon, Republic of Korea
fYear :
2007
fDate :
15-17 Oct. 2007
Firstpage :
190
Lastpage :
193
Abstract :
In this paper, a low-power deblocking filter architecture for H.264/AVC is proposed. A hybrid filtering order has been adopted to boost the speed of the deblocking filter process up to 208 clock cycles per 16x16 macroblock. The processing order of the filter is optimized to reduce power consumption and filter size and this is done by reducing memory access and raising the reusability of register blocks. A hardware implementation, under Samsung 0.18 μm standard cell library, consumes 18.34K gates at a clock frequency of 125MHz. Comparing to some state- of-the-art designs, the proposed architecture delivers the lowest level of power consumption while achieving similar speed of performance.
Keywords :
Automatic voltage control; Clocks; Energy consumption; Filtering; Frequency; Hardware; Libraries; Power filters; Registers; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2007. VLSI - SoC 2007. IFIP International Conference on
Conference_Location :
Atlanta, GA, USA
Print_ISBN :
978-1-4244-1710-0
Electronic_ISBN :
978-1-4244-1710-0
Type :
conf
DOI :
10.1109/VLSISOC.2007.4402496
Filename :
4402496
Link To Document :
بازگشت