DocumentCode :
238336
Title :
Stacked keeper with body bias: A new approach to reduce leakage power for low power VLSI design
Author :
Bhargav, K.N. ; Suresh, A. ; Saini, Gaurav
Author_Institution :
Sch. of VLSI Design & Embedded Syst., Nat. Inst. of Technol., Kurukshetra, India
fYear :
2014
fDate :
8-10 May 2014
Firstpage :
445
Lastpage :
450
Abstract :
In this paper we present a technique named as stacked keeper with body bias (SK-BB). It uses stack effect to existing sleepy keeper technique along with body bias for ultra low static power consumption. A 4-bit CMOS adder circuit is designed using existing techniques like sleep, zig-zag, sleepy-stack, dual stack, sleepy-keeper and proposed techniques SK-BB and SK-BB with High Vth (SK-BBH). Simulation study shows SK-BB and SK-BBH achieves lowest static power consumption among all above techniques. SK-BB and SK-BBH achieves 53% and 34% of less static power than sleepy keeper approach. The dynamic power of SK-BB and SK-BBH are 1% more and 9% less than sleepy keeper approach. However, the delay of the SK-BB and SK-BBH increases by 59% and 4% than sleepy keeper.
Keywords :
CMOS logic circuits; VLSI; adders; integrated circuit design; low-power electronics; CMOS adder circuit; dual stack technique; low power VLSI design; sleepy keeper technique; sleepy-stack technique; stacked keeper technique; static power consumption; ultralow static power consumption; zig-zag technique; Delays; Leakage currents; MOSFET; Adder; Body-effect; DIBL; GIDL; Low power; Sleep keeper; Static power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Control and Computing Technologies (ICACCCT), 2014 International Conference on
Conference_Location :
Ramanathapuram
Print_ISBN :
978-1-4799-3913-8
Type :
conf
DOI :
10.1109/ICACCCT.2014.7019482
Filename :
7019482
Link To Document :
بازگشت