DocumentCode :
2387732
Title :
The junction challenges in the FinFETs device
Author :
Lenoble, Damien ; Doornbos, Gerben ; De Keersgieter, An ; Pawlak, Bartek ; Vandervorst, Wilfried ; Jurczak, Malgorzata ; Skotnicki, Thomas
Author_Institution :
STMicroelectronics, Crolles
fYear :
0
fDate :
0-0 0
Firstpage :
78
Lastpage :
83
Abstract :
The emergence of innovative device architectures such as multiple-gate Field-Effect Transistors (FETs) is a promising solution to scale the CMOS technology beyond the 32 nm. Nevertheless, structures as FinFETs suffer from specific challenges that need to be solved for making these devices competitive for circuits manufacturing. We show, via the use of calibrated analytical model of double-gate transistors, that the reduction of the parasitic resistance is a key enabler for increasing the dynamic performance of the FinFETs device. We demonstrate that the parasitic resistance is mainly dependent on the contact resistance between the Si fin and the Source/Drain (S/D) silicide. But the device behavior depends also on the Source/Drain Extension (SDE) doping profile, which needs to be conformal all along the fin in order to prevent the increase of the spreading resistance between the channel and the SDE. Conformal junctions are also mandatory to avoid pseudo-planar FETs electrical behavior when the SDE junction of the top of the fin is deeper and higher doped than the sidewalls. The case of the standard ion implantation process is studied to highlight the limits of the ion beam implantation to fulfill the doping requirement of the FinFETs technology
Keywords :
MOSFET; contact resistance; ion implantation; semiconductor device models; semiconductor doping; CMOS technology; FinFET device; SDE junction; Si fin; Source/Drain Extension doping profile; Source/Drain silicide; calibrated analytical model; circuits manufacturing; conformal junctions; contact resistance; device architecture; double-gate transistors; dynamic performance; ion beam implantation; ion implantation process; multiple-gate FET; multiple-gate Field-Effect Transistor; parasitic resistance; pseudo-planar FET; spreading resistance; Analytical models; CMOS technology; Circuits; Contact resistance; Doping profiles; Electric resistance; FETs; FinFETs; Manufacturing; Silicides;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology, 2006. IWJT '06. International Workshop on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0047-3
Type :
conf
DOI :
10.1109/IWJT.2006.220865
Filename :
1669452
Link To Document :
بازگشت