DocumentCode :
2387790
Title :
Feasibility Study of Solid-phase Epitaxial Regrowth (SPER) as an Ultra-shallow Junction (USJ) Technology for High-performance CMOS Devices
Author :
Miyashita, Tadakazu ; Ookoshi, K. ; Okabe, K. ; Minakata, Hideaki ; Suzuki, K. ; Aoyama, Tadayoshi
Author_Institution :
Fujitsu Labs. Ltd., Tokyo
fYear :
0
fDate :
0-0 0
Firstpage :
92
Lastpage :
95
Abstract :
The solid-phase epitaxial regrowth (SPER) junction technologies focusing on high-performance device applications have been investigated. It is found that poly-depletion during SPER and subsequent sidewall (SW) formation with disposable sidewall (DSW) flow was significant but it could be effectively suppressed by applying low-temperature SW process. Junction leakage current was also decreased by optimizing the location of the region of end-of-range (EOR) defects. We have also demonstrated that gate-extension overlap length can be controlled by tilted extension implantation. Moreover, we obtained drive currents of 650/350 A/m at I off = 100 nA/m for both N- and PFET, respectively, with excellent PFET´s roll-off characteristics. Although, SPER doesn´t outperform conventional sRTA at this point, there is a room for optimization and further SPER specific profile optimization will boost the performance. Therfore, this diffusion-less junction technology with extremely low thermal budget is very promising for further scaling of CMOSFETs
Keywords :
CMOS digital integrated circuits; MOSFET; ion implantation; leakage currents; rapid thermal annealing; solid phase epitaxial growth; CMOSFET scaling; NFET; PFET; diffusion-less junction technology; disposable sidewall flow; drive current; end-of-range defects; gate-extension overlap length; high-performance CMOS devices; junction leakage current; low-temperature sidewall process; poly-depletion; roll-off characteristics; sRTA; sidewall formation; solid-phase epitaxial regrowth; specific profile optimization; thermal budget; tilted extension implantation; ultra-shallow junction technology; Annealing; CMOS technology; CMOSFETs; FETs; Impurities; Laboratories; Lamps; Silicides; Solids; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology, 2006. IWJT '06. International Workshop on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0047-3
Type :
conf
DOI :
10.1109/IWJT.2006.220868
Filename :
1669455
Link To Document :
بازگشت