Title :
An optimized de-synchronization flow for power and performance optimization
Author :
Huang, Ying ; Shi, Wei
Author_Institution :
Med. Manage. Dept., Navy Gen. Hosp., Beijing, China
Abstract :
The de-synchronization methodology, which directly converts a synchronous circuit into an asynchronous counterpart according to the physical structure of pipelines, is very popular for its simplicity. However, the simplicity of the design methodology also introduces some power redundancy and performance reduction to de-synchronized circuits. This paper firstly investigates the influence of actual operations and operands to desynchronized circuits, and then proposes an optimized de-synchronization flow to resolve the power and performance problems in conventional de-synchronized circuits. At last, some specific schemes which are early completion, decoupling and delay element optimization are employed to optimize a traditional desynchronized multiplier. Compared to a traditional desynchronized multiplier, early completion can achieve as high as 72% power reduction and 54% performance improvement. While the power saving resulting from decoupling is about 20%-25% and performance improvement by optimizing delay elements is about 11%.
Keywords :
CMOS logic circuits; asynchronous circuits; circuit optimisation; integrated circuit reliability; load flow; multiplying circuits; pipeline processing; power aware computing; redundancy; synchronisation; asynchronous counterpart; decoupling; delay element optimization; delay elements; desynchronized circuit; performance optimization; pipeline; power flow; power redundancy; synchronous circuit; Asynchronous circuits; Delay; Latches; Optimization; Pipelines; Power demand; Synchronization; formatting; insert; style; styling;
Conference_Titel :
Systems and Informatics (ICSAI), 2012 International Conference on
Conference_Location :
Yantai
Print_ISBN :
978-1-4673-0198-5
DOI :
10.1109/ICSAI.2012.6223116