DocumentCode :
2389281
Title :
Efficient encoding for hardware implementation of IRA LDPC on 802.16 standard
Author :
Adiono, Trio ; Prasetiadi, Agi ; Salbiyono, Anugrah
Author_Institution :
Sch. of Electr. Eng. & Inf., Inst. Teknol. Bandung, Bandung, Indonesia
fYear :
2010
fDate :
6-8 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
We propose an encoding scheme for quasi-cyclic low-density parity check (QC-LDPC) suitable for LDPC codes in IEEE 802.16e. We developed accumulated recursive formula to calculate parity bits, so we can encode the message in real time. Basic idea from our method is, use first parity vector recursively to produce another parity vector efficiently. While parity vector is chosen as an output, it also saved in another register for being used in next operation. An encoder architecture is proposed and implemented to verify the results. Later, we discuss the hardware simulation results.
Keywords :
WiMax; cyclic codes; parity check codes; IEEE 802.16e standard; IRA LDPC code; encoder architecture; encoding; quasicyclic low-density parity check code; recursive formula; Digital video broadcasting; Educational institutions; Hardware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems (ISPACS), 2010 International Symposium on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-7369-4
Type :
conf
DOI :
10.1109/ISPACS.2010.5704653
Filename :
5704653
Link To Document :
بازگشت