Title :
Orthogonalized communication architecture for MP-SoC with global bus
Author :
Lee, Jin ; Park, Sin-Chong
Author_Institution :
Inf. & Commun. Univ., Daejeon, South Korea
Abstract :
In platform based SoC design, the computational part and communication part of the system are required to be orthogonalized. In this paper, we propose the fully orthogonalized communication architecture of multi-processor SoC (MP-SoC) which has a global bus architecture. In order to orthognalize communication and computation, we use the central arbiter which not only performs arbitration of transactions, but generates of transaction information. Each master has a transactor which translate the information from the central arbiter, so that the master doesn´t need to synchronize with other processors. This paper also provides the transaction level modeling (TLM) methodology at timed functional (TF) level with SystemC 2.0.1 and master-slave library.
Keywords :
integrated circuit design; multiprocessing systems; system buses; system-on-chip; SystemC 2.0.1; global bus architecture; master-slave library; multiprocessor SoC; orthogonalized communication architecture; system-on-chip design; timed functional level; transaction information; transaction level modeling; Computer architecture; Costs; Electronic mail; Equations; Libraries; Master-slave; Power system modeling; Registers; System performance; System-level design;
Conference_Titel :
System-on-Chip for Real-Time Applications, 2005. Proceedings. Fifth International Workshop on
Print_ISBN :
0-7695-2403-6
DOI :
10.1109/IWSOC.2005.89