DocumentCode :
2392307
Title :
TSV-based 3D-IC placement for timing optimization
Author :
Chen, Yi-Rong ; Chen, Hung-Ming ; Liu, Shih-Ying
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2011
fDate :
26-28 Sept. 2011
Firstpage :
290
Lastpage :
295
Abstract :
The semiconductor technology continue its advnacement in 3D-IC circuit. The concept of 3D-IC introduces additional dimension in latest designs by using stack structures with through-silicon via (TSV). 3D ICs replace long interconnect in 2D ICs with TSV cells. However, optimization in terms of 3DIC is still immature in many aspects. There still exist problems in placement of standard cells and TSV cells in terms of timing optimization. In this paper, we proposed a methodology on cell placement by applying min-cut partitioning in one layer after layer assignment and address alignment constraint simultaneously. We applied Simulated Annealing to optimize timing and wirelength reduction. In final stage, a greedy legalization procedure is implemented to remove operlaps between cells and TSV cells. Experimental results show that both the wirelengths and the delay of critical paths in 3DICs are much superior compare to 2D ICs.
Keywords :
circuit optimisation; integrated circuit design; integrated circuit interconnections; simulated annealing; three-dimensional integrated circuits; timing; 3D-IC placement; TSV; cell placement; greedy legalization; min-cut partitioning; optimize timing; simulated annealing; stack structures; through silicon via; timing optimization; wirelength reduction; Algorithm design and analysis; Delay; Law; Three dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2011 IEEE International
Conference_Location :
Taipei
ISSN :
2164-1676
Print_ISBN :
978-1-4577-1616-4
Electronic_ISBN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2011.6085087
Filename :
6085087
Link To Document :
بازگشت