DocumentCode
2392637
Title
A 65nm standard cell set and flow dedicated to automated asynchronous circuits design
Author
Moreira, Matheus ; Oliveira, Bruno ; Pontes, Julian ; Calazans, Ney
Author_Institution
Pontificia Univ. Catolica do Rio Grande do Sul, Porto Alegre, Brazil
fYear
2011
fDate
26-28 Sept. 2011
Firstpage
99
Lastpage
104
Abstract
This work proposes a new design flow for rapid creation and characterization of standard cell sets for asynchronous design. The flow is fully automated except for the cell layout generation step. It has been applied to the design of a standard cell set supporting the Teak asynchronous synthesis tool. Cells use a 65 nm gate length commercial CMOS process. An asynchronous RSA cryptography circuit provides the design flow validation.
Keywords
asynchronous circuits; logic design; public key cryptography; Teak asynchronous synthesis tool; asynchronous RSA cryptography circuit; asynchronous design; automated asynchronous circuits design; design flow; standard cell set; Asynchronous circuits; Delay; Integrated circuit modeling; Layout; Libraries; Logic gates; Synchronization;
fLanguage
English
Publisher
ieee
Conference_Titel
SOC Conference (SOCC), 2011 IEEE International
Conference_Location
Taipei
ISSN
2164-1676
Print_ISBN
978-1-4577-1616-4
Electronic_ISBN
2164-1676
Type
conf
DOI
10.1109/SOCC.2011.6085103
Filename
6085103
Link To Document