DocumentCode :
2393314
Title :
Power-aware design technique for PAC Duo based embedded system
Author :
Wen, Shui-An ; Lin, Huang-Lun ; Wu, Chi ; Chen, Chun-Chin ; Tsai, Kun-Hsien ; Cheng, Wei-Min
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2011
fDate :
26-28 Sept. 2011
Firstpage :
132
Lastpage :
135
Abstract :
Power consumption has been becoming one of the most important criteria for portable embedded devices. During application program development phase to estimate the power consumption is of great significance. In this paper, we propose a power evaluation methodology for PACDSP instruction set simulator. Programmers can easily observe the power consumption during the application development stage. The power modeling is compared with Synopsys PrimeTime PX, and the maximum deviation is less than 4% by executing the BDTI benchmarks. Furthermore, we also discuss the power consumption of the PAC Duo multimedia platform.
Keywords :
embedded systems; instruction sets; multimedia systems; power aware computing; power consumption; PAC Duo based embedded system; PAC Duo multimedia platform; PACDSP instruction set simulator; Synopsys PrimeTime PX; application program development phase; power consumption; power-aware design technique; Energy dissipation; Integrated circuit modeling; Multimedia communication; Power demand; Radio frequency; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2011 IEEE International
Conference_Location :
Taipei
ISSN :
2164-1676
Print_ISBN :
978-1-4577-1616-4
Electronic_ISBN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2011.6085134
Filename :
6085134
Link To Document :
بازگشت