DocumentCode :
2396963
Title :
Three dimensional stacking with diamond sheet heat extraction for subnanosecond machine design
Author :
McDonald, J.F. ; Greub, H.G. ; Campbell, P. ; Maier, C. ; Garg, A. ; Steidl, S.
Author_Institution :
Rensselaer Polytech. Inst., Troy, NY, USA
fYear :
1995
fDate :
18-20 Jan 1995
Firstpage :
62
Lastpage :
71
Abstract :
Devices are becoming available whose inherent switching speeds are approaching only a few picoseconds. CMOS FET devices with 0.12 micron channel length have exhibited fT values of 89 GHz. SiGe HBTs have been demonstrated with an fT of 117 GHz. InP/InGaAs/AlGaAs HBT´s have exhibited an fT of 200 GHz, with minimum feature sizes that are above one micron. InGaAs/AlGaAs MESFET´s with 0.05 micron channel lengths have exhibited fT values of 350 GHz. Clearly even faster devices are possible, and some have even begun to appear in viable fabrication lines where prospects for interesting levels of integration are being realized. For such technologies subnanosecond machine cycles seem possible. However, for conventional 2D chip or wafer fabrication some of the distances between key components on these substrates can be too long for subnanosecond operation. This may be true even for ideal transmission line interconnections that exhibit “speed of light” propagation speeds and extremely wide bandwidths. At this point the last resort is to shorten these interconnections by rearranging the components in 3D structures, implying either die or wafer stacking. This paper explores some of the requirements for subnanosecond machine design, and practical schemes to accomplish this with discussion on how to distribute the power supply current and dissipate the heat generated. These schemes use the full array of WSI, WSHP and MCM technologies plus some new techniques for 3D vertical stacking
Keywords :
cooling; diamond; heat sinks; multichip modules; wafer-scale integration; C; CMOS FET devices; InGaAs/AlGaAs MESFETs; InP/InGaAs/AlGaAs HBTs; MCM; SiGe HBTs; WSHP; WSI; diamond sheet heat extraction; die stacking; fabrication; integration; power supply current distribution; subnanosecond machine design; switching speeds; three dimensional stacking; transmission line interconnections; vertical stacking; wafer stacking; FETs; Fabrication; Germanium silicon alloys; Indium gallium arsenide; Indium phosphide; MESFETs; Optical propagation; Power transmission lines; Silicon germanium; Stacking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wafer Scale Integration, 1995. Proceedings., Seventh Annual IEEE International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-2467-6
Type :
conf
DOI :
10.1109/ICWSI.1995.515439
Filename :
515439
Link To Document :
بازگشت