• DocumentCode
    2397307
  • Title

    A hierarchical redundant cube-connected cycle for WSI yield enhancement

  • Author

    Horiguchi, Susumu ; Fukuda, Satoshi

  • Author_Institution
    Sch. of Inf. Sci., JAIST, Japan
  • fYear
    1995
  • fDate
    18-20 Jan 1995
  • Firstpage
    163
  • Lastpage
    171
  • Abstract
    To enhance system yield for a large scale cube-connected cycle (CCC), we propose a hierarchical redundant architecture in which a cycle is implemented on two rows at the first level and all cycles at the first level are connected as a block in a two dimensional array at the second level. The hierarchical architecture proposed is investigated in area performance and in yield analysis. We show a semantic structure of the CCC and a previous redundant architecture for CCC. A hierarchical CCC architecture to achieve yield enhancement on a silicon wafer is addressed. Performances of the redundant architecture are discussed with respect to layout area and system yield
  • Keywords
    hypercube networks; integrated circuit yield; parallel architectures; redundancy; wafer-scale integration; WSI; cube-connected cycles; hierarchical redundant architecture; layout area; row column architecture; silicon wafer; system yield; two dimensional array; Computer aided manufacturing; Computer architecture; Concurrent computing; Hypercubes; Multiprocessing systems; Pattern recognition; Reconfigurable architectures; Silicon; Speech recognition; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Wafer Scale Integration, 1995. Proceedings., Seventh Annual IEEE International Conference on
  • Conference_Location
    San Francisco, CA
  • Print_ISBN
    0-7803-2467-6
  • Type

    conf

  • DOI
    10.1109/ICWSI.1995.515450
  • Filename
    515450