DocumentCode :
2400831
Title :
The SBus: Sun´s high performance system bus for RISC workstations
Author :
Frank, Edward H.
Author_Institution :
Sun Microsyst. Inc., Mountain View, CA, USA
fYear :
1990
fDate :
Feb. 26 1990-March 2 1990
Firstpage :
189
Lastpage :
194
Abstract :
An overview of the design of SBus, Sun´s SPARCstation 1 memory and input/output (I/O) expansion bus, is presented. In creating the SBus, the foremost goal was that overall system performance should not suffer because of the SBus design. The next most important goal was that I/O devices, including Ethernet and FDDI, be able to rely on the same high-performance, low-latency access to memory that is available to the central processor. Another goal was that it is possible to implement the interface between an I/O device and the SBus in a low-cost CMOS gate array, without having to use external buffers or drivers. A final goal was for the SBus to be the interface for I/O expansion. Raw SBus performance is provided by allowing a system clock of up to 25 MHz, represents a nice balance between ultimate performance and ease of system design and integration when boards are built by different manufacturers.<>
Keywords :
computer interfaces; reduced instruction set computing; 25 MHz; CMOS gate array; Ethernet; FDDI; RISC workstations; SBus; Sun SPARCstation 1; high performance system bus; Backplanes; Bandwidth; Clocks; Costs; Ethernet networks; Plugs; Reduced instruction set computing; Sun; System buses; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Compcon Spring '90. Intellectual Leverage. Digest of Papers. Thirty-Fifth IEEE Computer Society International Conference.
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-8186-2028-5
Type :
conf
DOI :
10.1109/CMPCON.1990.63672
Filename :
63672
Link To Document :
بازگشت