Title :
Unified fault management using Logic Built-In Self-Test and logic bitmap
Author :
Kay, Douglas ; Tran, Lien ; Kamm, Matthias ; Orbon, Jacob
Abstract :
At-speed Logic BIST(Built-In Self-Test) has been embedded to the latest Cisco ASICs (Application Specific Integrated Circuit) and the test can be run on ATE (automatic test equipment) at probe and final test, as well as in-system during diagnostics, manufacturing, and even in the field. A fail state can be captured via JTAG interface. This paper presents a unified method of capturing LBIST failing flops for diagnostics. This allows failure analysis via scan-chain, design hierarchical, or physical view for fault isolation, yield, and maverick lot optimization. Most importantly, it provides a direct comparison of system test failure information with probe and final test.
Keywords :
application specific integrated circuits; automatic test equipment; built-in self test; failure analysis; fault diagnosis; integrated circuit testing; logic testing; ASIC; BIST; JTAG interface; application specific integrated circuit; automatic test equipment; failure analysis; fault diagnostics; fault isolation; logic bitmap; logic built-in self-test; unified fault management; Automatic logic units; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Integrated circuit testing; Logic circuits; Logic testing; Probes; System testing; ATE; Daignostics; Failure Analysis; In-System; LBIST; Yield; xBIST;
Conference_Titel :
Advanced Semiconductor Manufacturing Conference, 2009. ASMC '09. IEEE/SEMI
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-3614-9
Electronic_ISBN :
1078-8743
DOI :
10.1109/ASMC.2009.5155981