DocumentCode :
2401957
Title :
Reducing test power during test using programmable scan chain disable
Author :
Sankaralingam, Ranganathan ; Touba, Nur A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
2002
fDate :
2002
Firstpage :
159
Lastpage :
163
Abstract :
A novel method for reducing average power during scan testing is presented. The flip-flops of a full-scan module. are assigned to scan chains and the vectors are reordered in such a way that some of the scan chains can have their clock disabled for portions of the test set. Disabling the clock prevents flip-flops from taking part in scan shifting, and hence reduces switching activity in the circuit. Moreover, disabling the clock also reduces power dissipation in the clock tree, which can be a major source of power consumption. The hardware modification that is required to implement this approach is to add the capability for the tester to gate the clock for any subset of the scan chains in the core
Keywords :
boundary scan testing; flip-flops; integrated circuit testing; logic testing; low-power electronics; sequential circuits; flip-flops; hardware modification; power consumption; power dissipation; programmable scan chain disable; scan chains; scan shifting; scan testing; switching activity; test power; vector reordering; Circuit testing; Clocks; Energy consumption; Flip-flops; Logic testing; Packaging; Power dissipation; Power engineering and energy; Power engineering computing; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, 2002. Proceedings. The First IEEE International Workshop on
Conference_Location :
Christchurch
Print_ISBN :
0-7695-1453-7
Type :
conf
DOI :
10.1109/DELTA.2002.994606
Filename :
994606
Link To Document :
بازگشت