DocumentCode
2405957
Title
Timing yield calculation using an impulse-train approach
Author
Naidu, Srinath R.
Author_Institution
Dept. of Electr. Eng., Eindhoven Univ. of Technol., Netherlands
fYear
2002
fDate
2002
Firstpage
219
Lastpage
224
Abstract
This paper presents a new method to compute the probability distribution of the delay of a combinational circuit and uses it obtain an estimate of the yield of the process that manufactures the circuit. We assume a simple delay model assigning a triangular distribution to the delay of a gate and ignore the logical function of the gate and the pinto-pin delay. The method can handle tree-like circuits as well as circuits with reconvergent fanout in them. The chief advantage of this method over conventional Monte Carlo simulation is that it is much faster while providing comparable quality
Keywords
circuit simulation; combinational circuits; computational complexity; delay estimation; integrated circuit modelling; integrated circuit yield; logic CAD; probability; Monte-Carlo simulation; combinational circuit; delay; delay model; pinto-pin delay; probability distribution; reconvergent fanout; tree-like circuits; triangular distribution; Combinational circuits; Computer aided manufacturing; Delay estimation; Distributed computing; Manufacturing processes; Probability distribution; Propagation delay; Pulp manufacturing; Timing; Yield estimation;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location
Bangalore
Print_ISBN
0-7695-1441-3
Type
conf
DOI
10.1109/ASPDAC.2002.994923
Filename
994923
Link To Document