DocumentCode
2405992
Title
Reconfigurable computing with optical backplanes an economic argument for optical interconnects
Author
Szymanski, Ted H. ; Supmonchai, Boonchuay
Author_Institution
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
fYear
1996
fDate
27-29 Oct 1996
Firstpage
321
Lastpage
328
Abstract
A reconfigurable computing architecture which exploits the terabit bandwidth of a free-space optical backplane is proposed. The computing system consists of many printed circuit boards (PCBs), each containing a modest number of relatively inexpensive field programmable gate arrays (FPGAs). The PCBs are optically interconnected with an intelligent optical backplane using multiple smart pixel arrays on each PCB. Using current technologies this reconfigurable computing platform can sustain computing rates in the neighborhood of a TeraFlop per second for common scientific algorithms. The major costs of this platform are conservatively estimated at less than $1 Million. In contrast, according to [Patterson and Hennessy] a conventional RISC-based multiprocessor with 1 TeraFlop performance is not cost-effective using current technologies, but may be feasible in the year 2,000 at a cost approaching $100 million if electrical technology continues to mature. Our analysis indicates that a reconfigurable architecture will require one or two orders of magnitude less size (an optical backplane rack versus rows of electronic cabinets) and one or two orders of magnitude less cost than a conventional electronic RISC-based multi-processor architecture. Furthermore, our conclusions apply to similar optical networks with Terabit bandwidth capacities
Keywords
field programmable gate arrays; integrated optoelectronics; multiprocessor interconnection networks; optical computing; optical interconnections; parallel architectures; printed circuits; reconfigurable architectures; FPGAs; PCBs; RISC-based multiprocessor; TeraFlop per second; common scientific algorithms; computing rates; computing system; economic argument; free-space optical backplane; intelligent optical backplane; multiple smart pixel arrays; optical backplanes; optical computing; optical interconnects; printed circuit boards; reconfigurable computing; reconfigurable computing architecture; reconfigurable computing platform; relatively inexpensive field programmable gate arrays; supercomputers; terabit bandwidth; Backplanes; Bandwidth; Computer architecture; Costs; Field programmable gate arrays; Integrated circuit interconnections; Optical arrays; Optical computing; Optical interconnections; Printed circuits;
fLanguage
English
Publisher
ieee
Conference_Titel
Massively Parallel Processing Using Optical Interconnections, 1996., Proceedings of the Third International Conference on
Conference_Location
Maui, HI
Print_ISBN
0-8186-7591-8
Type
conf
DOI
10.1109/MPPOI.1996.559116
Filename
559116
Link To Document