DocumentCode :
2407090
Title :
Improved algorithms for constructive multi-phase test point insertion for scan based BIST
Author :
Basturkmen, Nadir Z. ; Reddy, Sudhakar M. ; Rajski, Janusz
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
2002
fDate :
2002
Firstpage :
604
Lastpage :
611
Abstract :
New test point selection algorithms to improve test point insertion quality and performance of a multi-phase test point insertion scheme, while reducing the memory requirement of the analysis are proposed. A new memory efficient probabilistic fault simulation method, which also handles the reconvergences to a limited extent for increased accuracy, is introduced. Synergistic control point insertion is targeted for higher test point insertion quality. Experiments conducted on various large industrial circuits demonstrate the effectiveness of the new algorithms
Keywords :
built-in self test; circuit analysis computing; fault simulation; integrated circuit testing; accuracy; constructive multi-phase test point insertion algorithms; industrial circuits; memory efficient probabilistic fault simulation method; memory requirement; multi-phase test point insertion scheme; reconvergences; scan based BIST; synergistic control point insertion; test point insertion performance; test point insertion quality; test point selection algorithms; Built-in self-test; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location :
Bangalore
Print_ISBN :
0-7695-1441-3
Type :
conf
DOI :
10.1109/ASPDAC.2002.995003
Filename :
995003
Link To Document :
بازگشت