DocumentCode
2407334
Title
Design of an on-chip test pattern generator without prohibited pattern set (PPS)
Author
Ganguly, Niloy ; Sikdar, Biplab K. ; Chaudhuri, P.P.
Author_Institution
Comput. Centre, IISWBM, Calcutta, India
fYear
2002
fDate
2002
Firstpage
689
Lastpage
694
Abstract
This paper reports the design of a Test Pattern Generator (TPG) for VLSI circuits. The on-chip TPG is so designed that it generates test patterns while avoiding generation of a given Prohibited Pattern Set (PPS). The design ensures the desired pseudo-random quality of the test patterns generated. The experimental results confirm the high quality of randomness while ensuring fault coverage close to the figures achieved with a typical Pseudo Random Pattern Generator (PRPG) designed around maximal length LFSR/CA. Compared to the conventional PRPG, our method incurs no additional cost
Keywords
VLSI; automatic test pattern generation; built-in self test; cellular automata; fault diagnosis; integrated circuit testing; VLSI circuits; cellular automata; fault coverage; on-chip test pattern generator design; prohibited pattern set; pseudo-random quality; randomness; Circuit faults; Circuit testing; Costs; Design engineering; Educational institutions; Life testing; Manufacturing; Semiconductor device testing; Test pattern generators; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location
Bangalore
Print_ISBN
0-7695-1441-3
Type
conf
DOI
10.1109/ASPDAC.2002.995015
Filename
995015
Link To Document