Title :
Multiplane Virtual Channel Router for Network-on-Chip Design
Author :
Noh, Seongmin ; Ngo, Vu-Duc ; Jao, Haiyan ; Choi, Hae-Wook
Author_Institution :
Syst. VLSI Lab., Inf. & Commun. Univ., Daejeon, South Korea
Abstract :
Network-on-chip is alternative paradigm to improve communication bandwidth compared to bus-based communication, and its performance largely depends on architecture of router. In this paper, multiplane virtual-channel router which has multiple crossbar switches and modified switch allocator is proposed to enhance the latency and throughput performance. Theoretically, we show this multiplane router has much better latency performance compare to single plane router. Also, we carry out the RTL simulation in order to show that the multiplane router with small number of virtual-channels offering smaller hardware complexity than single plane router with large number of virtual-channels.
Keywords :
integrated circuit design; network routing; network-on-chip; modified switch allocator; multiplane virtual channel router; multiple crossbar switches; network-on-chip design; Bandwidth; Communication switching; Delay; Hardware; Network-on-a-chip; Performance analysis; Routing; Switches; Throughput; Virtual colonoscopy; Network-on-Chip; Virtual Channel Router;
Conference_Titel :
Communications and Electronics, 2006. ICCE '06. First International Conference on
Conference_Location :
Hanoi
Print_ISBN :
1-4244-0568-8
Electronic_ISBN :
1-4244-0569-6
DOI :
10.1109/CCE.2006.350796