DocumentCode :
2408903
Title :
Algorithm-architecture mapping for custom DSP chips
Author :
Loeffler, Christoph ; Ligtenberg, Adriaan ; Moschytz, George S.
Author_Institution :
Inst. for Signal & Inf. Process., ETH, Zurich, Switzerland
fYear :
1988
fDate :
7-9 June 1988
Firstpage :
1953
Abstract :
In the design of custom VLSI chipsd for digital signal processing (DSP) applications, a good algorithm-architecture mapping is critical to achieve efficiency and high performance. It is shown how an efficient mapping can be derived not only by adapting an architecture to a given algorithm, but also by changing the algorithm´s description in a systematic way. A tool under development to support the designer in this procedure is described. Its graphical interface allows a flexible description of the algorithm. The tool can be used on different hierarchy levels and is capable of working on a combination of levels (mixed levels) as well. Besides these algorithm transformations, it performs the simulation of algorithms and scheduling of DSP algorithms on parallel hardware architectures.<>
Keywords :
VLSI; computerised signal processing; digital signal processing chips; directed graphs; algorithm-architecture mapping; computerised signal processing; custom VLSI chips; data flow graph; digital signal processing; graphical interface; scheduling; Algorithm design and analysis; Design optimization; Digital signal processing chips; Hardware; Process design; Scheduling algorithm; Signal design; Signal processing; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo, Finland
Type :
conf
DOI :
10.1109/ISCAS.1988.15321
Filename :
15321
Link To Document :
بازگشت