Title :
Performance Evaluation of One Dimensional Systolic Array for FFT Processor
Author :
Nandi, Anil ; Patil, Sujata
Author_Institution :
Dept. of Electron. & Commun., B.V. Boomaraddi Coll. of Eng. Technol., Karantaka
Abstract :
A new approach for the systolic implementation of FFT algorithms is presented, the proposed approach is based on the fundamental principle of 1-dimensional DFT can be decomposed efficiently with less number of twiddle values and also the computation burden involved with multipliers is reduced considerably, the FFT can be computed efficiently with 1-D systolic array, the essence of 1D systolic array is to have efficient computation with less twiddles, the proposed systolic array does not require any preloading of input data and it produces output data at boundary PES. No networks for intermediate spectrum transposition between constituent I-dimensional transforms are required: therefore the entire processing is fully pipelined. This approach also has significant advantages over existing architectures in reduced complexity with Wallace tree adder and Booth multiplier
Keywords :
adders; discrete Fourier transforms; multiplying circuits; parallel processing; pipeline processing; systolic arrays; 1-dimensional DFT; Booth multiplier; FFT processor; I-dimensional transform; Wallace tree adder; discrete Fourier transform; fast Fourier transform; performance evaluation; systolic array; Algorithm design and analysis; Computer architecture; Concurrent computing; Digital signal processing; Discrete Fourier transforms; Fast Fourier transforms; Signal analysis; Signal processing algorithms; Systolic arrays; Very large scale integration; Booth Multiplier; Systolic array; Wallace adder;
Conference_Titel :
Signal Processing, Communications and Networking, 2007. ICSCN '07. International Conference on
Conference_Location :
Chennai
Print_ISBN :
1-4244-0997-7
Electronic_ISBN :
1-4244-0997-7
DOI :
10.1109/ICSCN.2007.350724