DocumentCode :
2410344
Title :
Interconnect planning with local area constrained retiming [logic IC layout]
Author :
Lu, Ruibing ; Koh, Cheng-Kok
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2003
fDate :
2003
Firstpage :
442
Lastpage :
447
Abstract :
We present a framework that considers global routing, repeater insertion, and flip-flop relocation for early interconnect planning. We formulate the interconnect retiming and flip-flop placement problem as a local area constrained retiming problem and solve it as a series of weighted minimum area retiming problems. Our method for early interconnect planning can reduce and even avoid design iterations between physical planning and high level designs. Experimental results show that our method can reduce the number of area violations by an average of 84% in a single interconnect planning step.
Keywords :
circuit optimisation; flip-flops; integrated circuit interconnections; integrated circuit layout; logic design; repeaters; timing; area violation reduction; early interconnect planning; flip-flop placement; flip-flop relocation; global routing; interconnect retiming; local area constrained retiming; logic IC layout; repeater insertion; weighted minimum area retiming; Clocks; Delay; Flip-flops; Integrated circuit interconnections; Logic; Repeaters; Routing; System performance; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1253649
Filename :
1253649
Link To Document :
بازگشت