DocumentCode :
2410675
Title :
Analysis and Implementation of Parallel Low-Complexity Motion Estimation
Author :
Subramanian, Lavanya ; Chandrababu, Harish ; Moorthy, Praja ; Kannan, M.
Author_Institution :
Dept. of Electron., Anna Univ., Chennai
fYear :
2007
fDate :
22-24 Feb. 2007
Firstpage :
270
Lastpage :
273
Abstract :
This paper proposes a parallel architecture for motion estimation using the enhanced successive elimination (Enhanced SE) algorithm. The basic idea of this algorithm is to estimate the motion of an object by eliminating repeated access of search blocks, intense storage and computation, for all search blocks, thereby reducing power. Therefore, a parallel architecture employing this algorithm is more energy efficient as it is not as computation intensive as other block matching algorithms. Further, an architecture is used that prevents redundant memory accesses. The simulation and synthesis were carried out using Cadence tools, NcSim and RTL Compiler respectively, with 90 nm libraries. Low power, Multi VT and DFT flows have been executed. Logic equivalence has also been checked
Keywords :
microprocessor chips; motion estimation; Enhanced SE algorithm; NcSim; RTL Compile; cadence tools; energy efficiency; enhanced successive elimination; parallel low-complexity motion estimation; Computational modeling; Computer architecture; Concurrent computing; Delay; Energy efficiency; Hardware; Logic; Motion estimation; Parallel architectures; Parallel processing; Enhanced Successive Elimination Algorithm; Reference block; SAD; Search block; Sum Norm; memory accesses; parallel ESEA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communications and Networking, 2007. ICSCN '07. International Conference on
Conference_Location :
Chennai
Print_ISBN :
1-4244-0997-7
Electronic_ISBN :
1-4244-0997-7
Type :
conf
DOI :
10.1109/ICSCN.2007.350744
Filename :
4156626
Link To Document :
بازگشت