DocumentCode
2411259
Title
Test data compression: the system integrator´s perspective
Author
Gonciari, Paul Theo ; Al-Hashimi, Bashir M. ; Nicolici, Nicola
Author_Institution
Dept. of Electron. & Comput. Sci., Southampton Univ., UK
fYear
2003
fDate
2003
Firstpage
726
Lastpage
731
Abstract
Test data compression (TDC) is a promising low-cost methodology for System-on-a-Chip (SOC) test. This is due to the fact that it can reduce not only the volume of test data but also the bandwidth requirements. In this paper we provide a quantitative analysis of two distinctive TDC methods from the system integrator´s standpoint considering a core based SOC environment. The proposed analysis addresses four parameters: compression ratio, test application time, area overhead and power dissipation. Based on our analysis, some future research directions are given which can lead to an easier integration of TDC in the SOC design flow and to further improve the four parameters.
Keywords
automatic test equipment; automatic test pattern generation; data compression; integrated circuit testing; system-on-chip; SoC design flow; SoC test; area overhead; bandwidth requirements; compression ratio; core based SoC environment; low-cost methodology; power dissipation; system-on-a-chip test; test application time; test data compression; Automatic test pattern generation; Automatic testing; Bandwidth; Costs; Manufacturing; Performance evaluation; Power dissipation; System testing; System-on-a-chip; Test data compression;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN
1530-1591
Print_ISBN
0-7695-1870-2
Type
conf
DOI
10.1109/DATE.2003.1253693
Filename
1253693
Link To Document