Title :
RAAPS: Reliability Aware ArchC based Processor Simulator
Author :
Gupta, T. ; Bertolini, C. ; Heron, O. ; Ventroux, N. ; Zimmer, T. ; Marc, F.
Author_Institution :
LIST, CEA, Gif-sur-Yvette, France
Abstract :
In semiconductor industry, designing a SoC is a complex process. Designing reliable SoCs includes study of various configurations involving different operating conditions and considering both hard and soft errors. Designers at higher level of abstraction already have many ways to remove or handle soft errors. This paper aims at analyzing hard errors at functional level. We propose a methodology using state of the art failure models and simulators to provide the cumulative failure rate for a processor simulated at functional level.
Keywords :
electronic engineering computing; failure analysis; integrated circuit design; integrated circuit modelling; integrated circuit reliability; microprocessor chips; system-on-chip; RAAPS; SoC; cumulative failure rate; failure models; functional level; hard errors; reliability aware ArchC based processor simulator; Benchmark testing; Failure analysis; Integrated circuit modeling; Integrated circuit reliability; Libraries; Power demand;
Conference_Titel :
Integrated Reliability Workshop Final Report (IRW), 2010 IEEE International
Conference_Location :
Stanford Sierra, CA
Print_ISBN :
978-1-4244-8521-5
DOI :
10.1109/IIRW.2010.5706512